SCLS077B - MARCH 1984 - REVISED MAY 1997 Package Options Include Plastic Small-Outline (D) and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs #### description These devices contain four independent 2-input NAND gates. They perform the Boolean function $Y = \overline{A} \cdot \overline{B}$ or $Y = \overline{A} + \overline{B}$ in positive logic. The open-drain outputs require pullup resistors to perform correctly. They may be connected to other open-drain outputs to implement active-low wired-OR or active-high wired-AND functions. The SN54HC03 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74HC03 is characterized for operation from –40°C to 85°C. # FUNCTION TABLE (each gate) | INP | UTS | OUTPUT | | | | | |-----|-----|--------|--|--|--|--| | Α | В | Y | | | | | | Н | Н | E. | | | | | | L | X | Н | | | | | | X | L | Н | | | | | #### SN54HC03...J OR W PACKAGE SN74HC03...D OR N PACKAGE (TOP VIEW) # SN54HC03 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, N, and W packages. #### logic diagram (positive logic) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SN54HC03, SN74HC03 QUADRUPLE 2-INPUT POSITIVE-NAND GATES WITH OPEN-DRAIN OUTPUTS SCLS077B - MARCH 1984 - REVISED MAY 1997 ### absolute maximum ratings over operating free-air temperature ranget | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |--------------------------------------------------------------------------------------------------------------|----------------| | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA | | Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 127°C/W | | N package | 78°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ## recommended operating conditions | | | | S | SN54HC03 | | | SN74HC03 | | | |-------------------|---------------------------------------|-------------------------|------|----------|-----------------|------|----------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | 1.5 | | | | | VIH | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | V <sub>CC</sub> = 6 V | 4.2 | | | 4.2 | | | | | V <sub>IL</sub> L | Low-level input voltage | V <sub>CC</sub> = 2 V | 0 | | 0.5 | 0 | | 0.5 | V | | | | V <sub>CC</sub> = 4.5 V | 0 | | 1.35 | 0 | | 1.35 | | | | | V <sub>CC</sub> = 6 V | 0 | | 1.8 | 0 | | 1.8 | | | VI | Input voltage | T. | 0 | | Vcc | 0 | | Vcc | V | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | 0 | | Vcc | V | | t <sub>t</sub> | | V <sub>CC</sub> = 2 V | 0 | | 1000 | 0 | | 1000 | ns | | | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V | 0 | | 500 | 0 | | 500 | | | | | V <sub>CC</sub> = 6 V | 0 | | 400 | 0 | | 400 | | | TA | Operating free-air temperature | • | -55 | | 125 | -40 | | 85 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | T <sub>A</sub> = 25°C | | | SN54HC03 | | SN74HC03 | | | | |--------------|---------------------------------------|--------------------------|------------|-----------------------|-------|------|----------|-------|----------|------|------|--| | | | | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | ЮН | IOH VI = VIH or VIL, | VO = VCC | 6 V | 6 V | 0.01 | 0.5 | | 10 | | 5 | αA | | | VOL VI = VIH | | | 2 V | | 0.002 | 0.1 | | 0.1 | | 0.1 | | | | | | I <sub>OL</sub> = 20 ∞A | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | | | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | | | | | | I <sub>OL</sub> = 5.2 mA | 6 V | | 0.15 | 0.26 | | 0.4 | 0.33 | | | | | Ϊį | V <sub>I</sub> = V <sub>CC</sub> or 0 | <del>5</del> 7 | 6 V | | ±0.1 | ±100 | | ±1000 | ±1000 | | nA | | | Icc | $V_I = V_{CC} \text{ or } 0$ , | I <sub>O</sub> = 0 | 6 V | | | 2 | | 40 | 20 | | αA | | | Ci | | | 2 V to 6 V | | 3 | 10 | | 10 | | 10 | pF | | The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. **VOLTAGE WAVEFORMS** PROPAGATION DELAY AND OUTPUT TRANSITION TIMES SCLS077B - MARCH 1984 - REVISED MAY 1997 switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | | V | T | _ = 25°C | : | SN54I | HC03 | SN74 | HC03 | LIMIT | | |------------------|---------|----------|-------|-----|----------|-----|-------|------|------|------|-------|--| | | (INPUT) | | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | | | 2 V | | 60 | 105 | | 155 | | 131 | | | <sup>t</sup> PLH | A or B | Y | 4.5 V | | 13 | 25 | | 36 | S. | 31 | ns | | | 5.0750.5 | | | 6 V | | 10 | 23 | | 31 | | 27 | | | | | | A or B Y | 2 V | | 50 | 100 | | 150 | | 125 | | | | t <sub>PHL</sub> | A or B | | 4.5 V | | 10 | 20 | | 30 | | 25 | ns | | | | | | 6 V | | 8 | 17 | | 25 | | 21 | | | | t <sub>f</sub> Y | | | 2 V | | 38 | 75 | | 110 | | 95 | | | | | | | 4.5 V | | 8 | 15 | | 22 | | 19 | ns | | | | | | 6 V | | 6 | 13 | | 19 | | 16 | | | # operating characteristics, TA = 25°C | | PARAMETER | | TYP | UNIT | |-----|----------------------------------------|---------|-----|------| | Cpd | Power dissipation capacitance per gate | No load | 20 | pF | PARAMETER MEASUREMENT INFORMATION #### VCC $R_L = 1 k\Omega$ VCC From Output Test Input 50% 50% **Under Test** Point 0 V $C_L = 50 pF$ **tPLH tPHL** (see Note A) VOH In-Phase Output 10% V<sub>OL</sub> 10% LOAD CIRCUIT ◆ tPHL Vcc $V_{OH}$ Input 50% 10% 90% Out-of-Phase 10% Output VOL NOTES: A. CL includes probe and test-fixture capacitance. VOLTAGE WAVEFORM INPUT RISE AND FALL TIMES - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns. - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright ♥ 1998, Texas Instruments Incorporated